### **OBJECTIVE QUESTIONS (30 POINTS)** Answer the questions by filling your answers on PAGE 18. | 1. | Which of the following is <b>NOT</b> a latch? | | | | |----|-----------------------------------------------|---------------------------------------------------------------------------------------------------|--|--| | | A. | S-R latch | | | | | B. | J-K latch | | | | | C. | Gated S-R latch | | | | | D. | Gated D latch | | | | 2. | The | invalid state for S-R latch occurs when S and R are | | | | | A. | both high | | | | | B. | both low | | | | | C. | S = high, R = low | | | | | D. | S = low, R = high | | | | 3. | With | n regard to a D latch, | | | | | A. | the Q output follows the D input when EN is LOW | | | | | B. | the Q output is opposite the D input when EN is LOW | | | | | C. | the Q output follows the D input when EN is HIGH | | | | | D. | the Q output is HIGH regardless of EN's input state | | | | 4. | | en <b>both inputs</b> of a J-K pulse-triggered flip-flop are <b>LOW</b> , and the clock triggers, | | | | | wna | t will the output be? | | | | | A. | An invalid state will exist. | | | | | B. | No change will occur in the output. | | | | | C. | The output will toggle. | | | | | D. | The output will reset. | | | | | | | | | 5. Refer to the following flip-flop, which of the statement is **FALSE**? - A. J and K are two input of the flip-flop. - B. $\overline{PRE}$ and $\overline{CLR}$ are the highest input priority. - C. In the synchronous mode, both $\overline{PRE}$ and $\overline{CLR}$ must be set to HIGH. - D. In the asynchronous mode, both $\overline{PRE}$ and $\overline{CLR}$ must be set to LOW. - 6. Given an asynchronous counter with MOD 13, which of the statements is **TRUE** regarding the counter? - A. The counter is a truncated counter. - B. The counter is a 3-bit counter. - C. The counter consists of gated D latch. - D. Clock signal of all flip-flops are coming from the same source. - 7. A cascaded counter, constructed by cascading a MOD 3 and a MOD 4 counters, will have - A. 7 states - B. 1 state - C. 12 states - D. 2 states | 8. | Wha | at is the clock maximum frequency limit of an asynchronous counter, which consists | |-----|------|---------------------------------------------------------------------------------------| | | of 4 | Flip-Flop, with each FF propagation delay is equal to 4ms? | | | A. | 62.5 Hz | | | B. | 16 Hz | | | C. | 0.25 Hz | | | D. | 25 Hz | | 9. | The | last state of a modulus-11 binary counter is | | | A. | 1011 | | | B. | 1010 | | | C. | 1001 | | | D. | 1100 | | | | | | 10. | The | designation $UP/\overline{DOWN}$ means that the | | | A. | up count is active-HIGH, the down count is active-LOW | | | B. | up count is active-LOW, the down count is active-HIGH | | | C. | up and down counts are both active-LOW | | | D. | up and down counts are both active-HIGH | | | | | | 11. | The | sentence "the data only appear at the output in parallel, at the positive edge of the | | | cloc | k" refers to | | | A. | Serial In Serial Out (SISO) shift register | | | B. | Single In Bit Out (SIBO) shift register | | | C. | Parallel In Serial Out (PISO) shift register | | | D. | Parallel In Parallel Out (PIPO) shift register | | | | | - 12. Choose the **CORRECT** sentence for $\overline{LOAD}$ : - A. When activated, the shift register will transfer any data from data input(s) into the flip-flops. - B. When activated, the shift register will shift any data from data input(s) to the data outputs. - C. When activated, the shift register will clear the flip-flops. - D. When activated, the shift register will toggle any data at the data outputs. - 13. A bidirectional 4-bit shift register is storing the nibble 1101. Its *RIGHT/LEFT* input is HIGH. The nibble 1011 is waiting to be entered on the serial data-input line. After three clock pulses, the shift register is storing \_\_\_\_\_\_. - A. 1101 - B. 0111 - C. 0001 - D. 1110 - 14. On the fifth clock pulse, a 4-bit Johnson sequence is Q0 = 0, Q1 = 1, Q2 = 1, and Q3 = 1. On the sixth clock pulse, the sequence is \_\_\_\_\_. - A. Q0 = 1, Q1 = 0, Q2 = 0, Q3 = 0 - B. Q0 = 1, Q1 = 1, Q2 = 1, Q3 = 0 - C. Q0 = 0, Q1 = 0, Q2 = 1, Q3 = 1 - D. Q0 = 0, Q1 = 0, Q2 = 0, Q3 = 1 - 15. If a 10-bit Ring counter has an initial state 11 0100 0000, what is the state after the second clock pulse? - A. 11 0100 0000 - B. 00 1101 0000 - C. 11 0000 0000 - D. 00 0000 0000 16. The truth table for a full adder is shown below. What are the values of X, Y, and Z? | A | В | Cin | Cout | Σ | |---|---|-----|------|--------------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | $\mathbf{X}$ | | 0 | 1 | 0 | 0 | 1 | | 0 | 1 | 1 | Y | 0 | | 1 | 0 | 0 | 0 | 1 | | 1 | 0 | 1 | 1 | 0 | | 1 | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 1 | ${f Z}$ | - A. X = 0, Y = 1, Z = 1 - B. X = 1, Y = 1, Z = 1 - C. X = 1, Y = 0, Z = 1 - D. X = 0, Y = 0, Z = 1 17. What is the correct result for the following parallel adder? - A. $\sum_{6}\sum_{5}\sum_{4}\sum_{3}\sum_{2}\sum_{1} = 11100$ - B. $\sum_{6}\sum_{5}\sum_{4}\sum_{3}\sum_{2}\sum_{1} = 00111$ - C. $\sum_{6}\sum_{5}\sum_{4}\sum_{3}\sum_{2}\sum_{1} = 01110$ - D. $\sum_{6}\sum_{5}\sum_{4}\sum_{3}\sum_{2}\sum_{1}=11110$ - 18. The binary numbers A = 1100 and B = 1001 are applied to the inputs of a comparator. What are the output levels? - A. A > B = 1, A < B = 0, A < B = 1 - B. A > B = 0, A < B = 1, A = B = 0 - C. A > B = 1, A < B = 0, A = B = 0 - D. A > B = 0, A < B = 1, A = B = 1 - 19. What type of device is shown below, and what inputs (A3, A2, A1, A0) are required to produce the output levels as shown? - A. BCD-to-decimal encoder; 0,1,1,1 - B. BCD-to-decimal encoder; 1,1,1,0 - C. BCD-to-decimal decoder; 1,1,1,0 - D. BCD-to-decimal decoder; 0,1,1,1 - 20. A priority encoder means that \_\_\_\_\_ - A. the lowest priority goes first. - B. the highest input has priority. - C. priority is programmed into the device. - D. the lowest input has priority. #### **STRUCTURE QUESTIONS (70 POINTS)** #### **QUESTION 1 (13 POINTS)** A. Determine the timing diagram in Figure 1 for output Q for gated S-R latch. Assume that Q is initially **LOW**. Draw your answer in Figure 1. [3 pts] Figure 1. Timing Diagram for Gated S-R Latch B. Determine the timing diagram in Figure 2 for output Q for $\overline{S} - \overline{R}$ latch. Assume that Q is initially **LOW**. Draw your answer in Figure 2. [3 pts] **Figure 2**. Timing Diagram for $\overline{S} - \overline{R}$ Latch C. Refer to Figure 3. Given a positive edge triggered JK flip-flops, complete the following timing diagram. [3 pts] Figure 3 D. Figure 4 shows two JK flip-flops, FF0 and FF1, with an input A and the outputs $Q_0$ and $Q_1$ . The input values of A changes according to Table 1. Figure 4 i. For each of the changing, complete all inputs and output JK flip-flops values when clock is triggered in Table 1. $\overline{PRE}$ and $\overline{CLR}$ are all set to HIGH and initial value for Q<sub>0</sub> and Q<sub>1</sub> are zero (0). [3 pts] Table 1 | CLK | Input | Flip-flop | 0 (FF0) | Flip-flop | 1 (FF1) | Output (1 | FF0/FF1) | |----------|-------|-----------|---------|-----------|-----------------------|-----------|----------------| | CLK | A | $J_0$ | $K_0$ | $J_1$ | <b>K</b> <sub>1</sub> | $Q_0$ | Q <sub>1</sub> | | - | | | | | | 0 | 0 | | <b>∏</b> | 1 | | | | | | | | <b>∏</b> | 0 | | | | | | | | ii. | Based on | Table 1. | complete | the following | statement: | |-----|----------|----------|----------|---------------|------------| | 11. | Dasca on | radic 1, | Complete | are rone wing | btatement. | "JK flip-flop FF0 is acting as a \_\_\_\_\_ flip-flop while FF1 is performing as \_\_\_\_\_ flip-flop". [1 pts] #### **QUESTION 2 (15 POINTS)** - A. Design an asynchronous counter that has the following properties: [6 pts] - i. The counter is a MOD 6 counter. - ii. The counter sequence direction is counting up. - iii. The counter consists of active-low JK FF. B. Consider a sequential circuit shown in Figure 5. It has one input X, one output Z and two flip flops state variables $Q_2Q_1$ . [9 pts] Figure 5 #### Based on the circuit, derive: - a. Boolean expression for input D1, D2 and output Z. - b. Next-state equations for output state $Q_{2+}$ and $Q_{1+}$ . - c. Complete all possible values for the state table as shown in Table 2. #### Table 2 | Input, Prese | | t State | Next | Output, | | |--------------|-------|---------|----------|----------|---| | X | $Q_2$ | $Q_I$ | $Q_{2+}$ | $Q_{I+}$ | Z | ### **QUESTION 3 (10 POINTS)** | A. | Draw 3-bit Ring Counter and Johnson Counter using D flip flop to show the significant difference between them. [6 pts] | |----|------------------------------------------------------------------------------------------------------------------------| | В. | How many state produced for the 3-bit Johnson Counter and Ring Counter? [2 pts] | | C. | How to clear all output at once? [2 pts] | | | | #### **QUESTION 4 (12 POINTS)** Figure 6 shows 4 bits data router using single MUX and DEMUX connection. Inputs MUX are labeled as $X_3:X_0$ while outputs DEMUX are $Y_3:Y_0$ . Bit select for MUX and DEMUX are noted by $C_1$ and $C_0$ ( $C_1$ is the Most Significant Bit (MSB)). A is noted as the output of MUX and B is the input of DEMUX. Figure 6 **A.** Complete the truth table for MUX and DEMUX. List all possible values. [4 pts] Truth Table: MUX (4 to 1) | $C_1$ | $C_0$ | A | |-------|-------|---| | | | | | | | | | | | | | | | | | | | | Compact Truth Table: DEMUX (1 to 4) | $C_1$ | $C_0$ | <i>Y</i> <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | $Y_0$ | |-------|-------|-----------------------|----------------|----------------|-------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | B. Analyze the following MUX operation. Draw the possible inputs for $X_0$ until $X_3$ based on the given Y output. [4 pts] MUX operation C. Analyze the following DEMUX operation. Draw the timing diagram for the required DEMUX output based on the given values. [4 pts] #### **QUESTION 5 (20 POINTS)** Figure 7 shows a fruit basket that will be used to lift a bunch of apples to the main container. The fruit basket can contain a maximum of 4 apples. Initially the fruit basket is empty. We have a bunch of apples that we want to put into the basket one by one. Once the basket is full, we have to lift the basket to the main container and pull out the apples one by one until the basket is empty. Sensor X will sense the counting sequence of the counter while sensor Z controls the movement of the lid. Figure 7 The following are the operations of the fruit basket: #### Input: - We can only put in or take out one apple at a time. - We cannot take out an apple when the basket is empty (the basket remains empty). - We cannot add an apple when the basket is full (the basket remains full). - Sensor X in the basket will sense a LOW signal when the number of apples is incremented or sense a HIGH signal when the number of apples is decremented. #### **Output:** A circuit in sensor Z at the lid will close the basket when the basket is full, otherwise the lid will remain open. Design an up/down counter to count the apples in the basket and to control the sensor at the lid of the basket. Write your answers according to the following steps: - i. Draw the state diagram for the counter. Please indicate input/output for each transitions. - ii. Produce a next state table using JK flip flops. - iii. Using K-Map to get the simplified SOP Boolean expression. - iv. Draw the final circuit of the counter. You can use 2-input devices. ### **ANSWER SHEET** | Name | | |----------|-------------------------------------------------------------| | I/C No. | | | | PM. Dr. Mazleena/ Dr. Foad / Dr. Raja Zahilah / Dr. Ismail/ | | Lecturer | Dr. Siti Hajar / Dr. Murtadha / Mr. Muhalim/ Mr. Firoz/ | | | Ms. Marina | ### **PART A (OBJECTIVE)** Mark your answer clearly. Example: =B= =C= =D= 17. $$=A=$$ $=B=$ $=C=$ $=D=$ **8.** $$=A=$$ $=B=$ $=C=$ $=D=$