

COURSE : SECR1013 DIGITAL LOGIC

SESSION/SEM : 2021/2022 - 1

LAB 2 : COMBINATIONAL LOGIC CIRCUIT DESIGN

SIMULATION USING DEEDS SIMULATOR

NAME: 1) MAATHUREE A/P VEERABALAN

2) YUSRA NADATUL ALYEEA BINTI YUSRAMIZAL

SECTION & LECTURER: <u>01 - DR. MOHD FO'AD BIN ROHANI</u>

DATE: 8 JANUARY 2022

#### A. Objective

- To expose student with producing digital logic circuit, generating truth table with Deeds Simulator.
- ii) To expose student with conversion between basic gates circuits and universal gates circuits.
- iii) To expose student with a complete cycle process of a combinatorial circuit design and simulate with Deeds Simulator.

#### B. Material

Deeds Software for Windows.

## **Lab Activities**

# Part A

Simulating and converting logic circuit and construct truth table with Deeds.

1. Draw circuit in Figure 1 in Deeds.



Figure 1: NAND Universal gates circuit



2. Simulate the circuit and built the truth table using the following headers.











**Truth Table 1** 

|   |   | INPUT |   | OUTPUT |   |   |   |
|---|---|-------|---|--------|---|---|---|
| A | В | C     | D | E      | F | G | X |
| 0 | 0 | 0     | 0 | 1      | 1 | 1 | 0 |
| 0 | 0 | 0     | 1 | 1      | 1 | 0 | 1 |
| 0 | 0 | 1     | 0 | 1      | 0 | 1 | 0 |
| 0 | 0 | 1     | 1 | 1      | 0 | 1 | 0 |
| 0 | 1 | 0     | 0 | 1      | 1 | 1 | 0 |
| 0 | 1 | 0     | 1 | 1      | 1 | 0 | 1 |
| 0 | 1 | 1     | 0 | 1      | 0 | 1 | 0 |
| 0 | 1 | 1     | 1 | 1      | 0 | 1 | 0 |
| 1 | 0 | 0     | 0 | 1      | 1 | 1 | 0 |
| 1 | 0 | 0     | 1 | 1      | 1 | 0 | 1 |
| 1 | 0 | 1     | 0 | 1      | 0 | 1 | 0 |

| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |

3. Choose the level/label you want change and change the gates to dual symbol. Hint: Draw NAND dual symbol using OR gate and 2 NOT gates and change NOT drawn with NAND to basic NOT. Paste the circuit (Figure 2) here.



Figure 2

4. Simplified the circuit in Question 3. Paste the circuit (Figure 3) here.



Figure 3

5. Confirm circuit in Figure 3 is equivalent to circuit in Figure 1 by simulating the circuit and building Truth Table 2.









Truth Table 2

| INPUT |   |   | OUTPUT |   |   |   |   |
|-------|---|---|--------|---|---|---|---|
| A     | В | C | D      | E | F | G | X |
| 0     | 0 | 0 | 0      | 0 | 1 | 0 | 0 |
| 0     | 0 | 0 | 1      | 0 | 1 | 1 | 1 |
| 0     | 0 | 1 | 0      | 0 | 0 | 0 | 0 |
| 0     | 0 | 1 | 1      | 0 | 0 | 0 | 0 |
| 0     | 1 | 0 | 0      | 0 | 1 | 0 | 0 |
| 0     | 1 | 0 | 1      | 0 | 1 | 1 | 1 |
| 0     | 1 | 1 | 0      | 0 | 0 | 0 | 0 |
| 0     | 1 | 1 | 1      | 0 | 0 | 0 | 0 |
| 1     | 0 | 0 | 0      | 0 | 1 | 0 | 0 |
| 1     | 0 | 0 | 1      | 0 | 1 | 1 | 1 |
| 1     | 0 | 1 | 0      | 0 | 0 | 0 | 0 |
| 1     | 0 | 1 | 1      | 0 | 0 | 0 | 0 |
| 1     | 1 | 0 | 0      | 1 | 1 | 0 | 0 |
| 1     | 1 | 0 | 1      | 1 | 1 | 1 | 1 |
| 1     | 1 | 1 | 0      | 1 | 1 | 0 | 0 |
| 1     | 1 | 1 | 1      | 1 | 1 | 1 | 1 |

- Truth Table 2 has the same output as Truth Table 1.

6. Derive the output expression from Figure 1 and show that it is equivalent to the expressions from Figure 3.

Figure 1

$$X = \left(AB + \overline{C}\right)D$$

Figure 3



$$X = \left(AB + \overline{C}\right)D$$

Figure 1 : 
$$X = (AB + \overline{C})D$$

Figure 2 : 
$$X = \overline{(\overline{ABC})}D$$
  
 $X = \overline{(\overline{ABC})}D$   
 $X = (\overline{\overline{AB}} + \overline{C})D$   
 $X = (AB + \overline{C})D$ 

- Hence, the output Boolean expression of Figure 1 is equivalent to the expression of Figure 3.

#### Part B

Combinational circuit design process and simulate with Deeds Simulator.

### **Design Process**

- i) Determine Parameter Input/Output and their relations.
- ii) Variable definition (not needed here)
- iii) Construct Truth Table.
- iv) Using K-Map, get the SOP optimized form of all Boolean equation outputs.
- iv) Draw the circuit and use duality symbol.
- v) Simulate the design using Deeds Simulator. Check the results according to Truth Table.

#### **Problem Situation**

A new digital fault diagnoses circuit is requested to be designed for analysing four bit 2's complement input binary number from sensors A, B, C, and D. Sensor A represents input MSB and sensor D represents input LSB. As shown in the following Figure 4, bit pattern analysis from input sensors A, B, C, and D will trigger four different output errors (active HIGH) of type E1, E2, E3, and E4.



Figure 4

The following rules are used to activate the error's signal type:

- **RULE 1**: E1 is activated if the input number is positive even and the majority of the bits is '0'.
- **RULE 2**: E2 is activated if the input number is positive odd and the majority of the bits is '0'.
- **RULE 3**: E3 is activated if the input number is negative even and the majority of the bits is '1'.
- **RULE 4**: E4 is activated if the input number is negative odd and the majority of the bits is '1'.
- **RULE 5**: The output of error signal is invalid if the input has equal bit '0' and bit '1'

NOTE: Positive odd is positive numbers that are odd
Negative even is negative numbers that are even.
Zero is considered positive even number.

## **Experimental Steps**

1. Create Truth Table 3 for Digital Fault Diagnose Circuit. Use variables A, B, C and D as inputs; E1, E2, E3 and E4 as outputs.

**Truth Table 3** 

| INPUT |   |   |   | OUTPUT     |    |    |           |
|-------|---|---|---|------------|----|----|-----------|
| A     | В | C | D | <b>E</b> 1 | E2 | Е3 | <b>E4</b> |
| 0     | 0 | 0 | 0 | 1          | 0  | 0  | 0         |
| 0     | 0 | 0 | 1 | 0          | 1  | 0  | 0         |
| 0     | 0 | 1 | 0 | 1          | 0  | 0  | 0         |
| 0     | 0 | 1 | 1 | X          | X  | X  | X         |
| 0     | 1 | 0 | 0 | 1          | 0  | 0  | 0         |
| 0     | 1 | 0 | 1 | X          | X  | X  | X         |
| 0     | 1 | 1 | 0 | X          | X  | X  | X         |
| 0     | 1 | 1 | 1 | 0          | 0  | 0  | 0         |
| 1     | 0 | 0 | 0 | 0          | 0  | 0  | 0         |
| 1     | 0 | 0 | 1 | X          | X  | X  | X         |
| 1     | 0 | 1 | 0 | X          | X  | X  | X         |
| 1     | 0 | 1 | 1 | 0          | 0  | 0  | 1         |
| 1     | 1 | 0 | 0 | X          | X  | X  | X         |
| 1     | 1 | 0 | 1 | 0          | 0  | 0  | 1         |
| 1     | 1 | 1 | 0 | 0          | 0  | 1  | 0         |
| 1     | 1 | 1 | 1 | 0          | 0  | 0  | 1         |

2. Using K-MAP, get minimized SOP Boolean expressions for E1, E2, E3 and E4 circuits. Post your K-MAP here.

**E1** 

|    | CD |    |    |    |    |
|----|----|----|----|----|----|
| AB |    | 00 | 01 | 11 | 10 |
|    | 00 | 1  | 0  | X  | 1  |
|    | 01 | 1  | X  | 0  | X  |
|    | 11 | X  | 0  | 0  | 0  |
|    | 10 | 0  | X  | 0  | X  |

$$E1 = \overline{A} \, \overline{D}$$

**E2** 

| CD |    |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 1  | X  | 0  |
| 01 | 0  | X  | 0  | X  |
| 11 | X  | 0  | 0  | 0  |
| 10 | 0  | X  | 0  | X  |

 $E2 = \overline{A} \; \overline{B} \; D$ 

**E3** 

|    | CD |    |    |    |    |
|----|----|----|----|----|----|
| AB |    | 00 | 01 | 11 | 10 |
|    | 00 | 0  | 0  | X  | 0  |
|    | 01 | 0  | X  | 0  | X  |
|    | 11 | X  | 0  | 0  | 1  |
|    | 10 | 0  | X  | 0  | X  |

E3 =  $A C \overline{D}$ 

**E4** 

| CD |    |    |    |    |
|----|----|----|----|----|
| AB | 00 | 01 | 11 | 10 |
| 00 | 0  | 0  | X  | 0  |
| 01 | 0  | X  | 0  | X  |
| 11 | X  | 1  | 1  | 0  |
| 10 | 0  | X  | 1  | X  |

E4 = A D

3. From the Boolean expression in the step (2), draw your final E1, E2, E3 and E4 circuits. Use Deeds Simulator and paste your circuit here.





4. Simulate the Deeds circuit in step (3) and update the output (Truth Table 4) based on the simulation result.













**Truth Table 4** 

| INPUT |   |   | OUTPUT |    |    |    |           |
|-------|---|---|--------|----|----|----|-----------|
| A     | В | С | D      | E1 | E2 | Е3 | <b>E4</b> |
| 0     | 0 | 0 | 0      | 1  | 0  | 0  | 0         |
| 0     | 0 | 0 | 1      | 0  | 1  | 0  | 0         |
| 0     | 0 | 1 | 0      | 1  | 0  | 0  | 0         |
| 0     | 0 | 1 | 1      | 0  | 1  | 0  | 0         |
| 0     | 1 | 0 | 0      | 1  | 0  | 0  | 0         |
| 0     | 1 | 0 | 1      | 0  | 0  | 0  | 0         |
| 0     | 1 | 1 | 0      | 1  | 0  | 0  | 0         |
| 0     | 1 | 1 | 1      | 0  | 0  | 0  | 0         |
| 1     | 0 | 0 | 0      | 0  | 0  | 0  | 0         |
| 1     | 0 | 0 | 1      | 0  | 0  | 0  | 1         |
| 1     | 0 | 1 | 0      | 0  | 0  | 1  | 0         |
| 1     | 0 | 1 | 1      | 0  | 0  | 0  | 1         |
| 1     | 1 | 0 | 0      | 0  | 0  | 0  | 0         |
| 1     | 1 | 0 | 1      | 0  | 0  | 0  | 1         |
| 1     | 1 | 1 | 0      | 0  | 0  | 1  | 0         |
| 1     | 1 | 1 | 1      | 0  | 0  | 0  | 1         |

5. From the circuit in step (3), show the conversion of basic gates in E1, E2, E3 and E4 circuits to NOR universal gates. Post your workings here.





6. Draw the results of Step (5) in DEEDS. Post the circuits here.



7. Confirm your circuit by simulating the circuits. Build Truth Table 5.













**Truth Table 5** 

| INPUT |   |   | OUTPUT |    |    |    |           |
|-------|---|---|--------|----|----|----|-----------|
| A     | В | С | D      | E1 | E2 | Е3 | <b>E4</b> |
| 0     | 0 | 0 | 0      | 1  | 0  | 0  | 0         |
| 0     | 0 | 0 | 1      | 0  | 1  | 0  | 0         |
| 0     | 0 | 1 | 0      | 1  | 0  | 0  | 0         |
| 0     | 0 | 1 | 1      | 0  | 1  | 0  | 0         |
| 0     | 1 | 0 | 0      | 1  | 0  | 0  | 0         |
| 0     | 1 | 0 | 1      | 0  | 0  | 0  | 0         |
| 0     | 1 | 1 | 0      | 1  | 0  | 0  | 0         |
| 0     | 1 | 1 | 1      | 0  | 0  | 0  | 0         |
| 1     | 0 | 0 | 0      | 0  | 0  | 0  | 0         |
| 1     | 0 | 0 | 1      | 0  | 0  | 0  | 1         |
| 1     | 0 | 1 | 0      | 0  | 0  | 1  | 0         |
| 1     | 0 | 1 | 1      | 0  | 0  | 0  | 1         |
| 1     | 1 | 0 | 0      | 0  | 0  | 0  | 0         |
| 1     | 1 | 0 | 1      | 0  | 0  | 0  | 1         |
| 1     | 1 | 1 | 0      | 0  | 0  | 1  | 0         |
| 1     | 1 | 1 | 1      | 0  | 0  | 0  | 1         |

- 8. Are all your Truth Tables 3, 4 and 5 equal or differ? Why are they the same and/or why are they different? Give your reasonings.
  - All truth table 3, 4 and 5 produce the same output because basic gates and universal gates used are equivalent to each other. Therefore, the output produced are the same.

Edited by Marina Md Arshad, 28112021